diff --git a/cranelift/codegen/src/context.rs b/cranelift/codegen/src/context.rs index 9216de8d1d..5cc50f5c54 100644 --- a/cranelift/codegen/src/context.rs +++ b/cranelift/codegen/src/context.rs @@ -133,7 +133,7 @@ impl Context { self.verify_if(isa)?; let opt_level = isa.flags().opt_level(); - log::debug!( + log::trace!( "Compiling (opt level {:?}):\n{}", opt_level, self.func.display() diff --git a/cranelift/codegen/src/isa/x64/mod.rs b/cranelift/codegen/src/isa/x64/mod.rs index cb03b558d9..c8b704ac23 100644 --- a/cranelift/codegen/src/isa/x64/mod.rs +++ b/cranelift/codegen/src/isa/x64/mod.rs @@ -76,7 +76,7 @@ impl TargetIsa for X64Backend { let dynamic_stackslot_offsets = emit_result.dynamic_stackslot_offsets; if let Some(disasm) = emit_result.disasm.as_ref() { - log::debug!("disassembly:\n{}", disasm); + log::trace!("disassembly:\n{}", disasm); } Ok(MachCompileResult {